# JEDEC PUBLICATION

# **DDR4 PROTOCOL CHECKS**

**JEP175** 

**JULY 2017** 

JEDEC SOLID STATE TECHNOLOGY ASSOCIATION



#### NOTICE

JEDEC standards and publications contain material that has been prepared, reviewed, and approved through the JEDEC Board of Directors level and subsequently reviewed and approved by the JEDEC legal counsel.

JEDEC standards and publications are designed to serve the public interest through eliminating misunderstandings between manufacturers and purchasers, facilitating interchangeability and improvement of products, and assisting the purchaser in selecting and obtaining with minimum delay the proper product for use by those other than JEDEC members, whether the standard is to be used either domestically or internationally.

JEDEC standards and publications are adopted without regard to whether or not their adoption may involve patents or articles, materials, or processes. By such action JEDEC does not assume any liability to any patent owner, nor does it assume any obligation whatever to parties adopting the JEDEC standards or publications.

The information included in JEDEC standards and publications represents a sound approach to product specification and application, principally from the solid state device manufacturer viewpoint. Within the JEDEC organization there are procedures whereby a JEDEC standard or publication may be further processed and ultimately become an ANSI standard.

No claims to be in conformance with this standard may be made unless all requirements stated in the standard are met.

Inquiries, comments, and suggestions relative to the content of this JEDEC standard or publication should be addressed to JEDEC at the address below, or refer to <u>www.jedec.org</u> under Standards and Documents for alternative contact information.

Published by ©JEDEC Solid State Technology Association 2017 3103 North 10th Street Suite 240 South Arlington, VA 22201-2107

This document may be downloaded free of charge; however JEDEC retains the copyright on this material. By downloading this file the individual agrees not to charge for or resell the resulting material.

#### **PRICE: Contact JEDEC**

Printed in the U.S.A. All rights reserved

#### PLEASE!

#### DON'T VIOLATE THE LAW!

This document is copyrighted by JEDEC and may not be reproduced without permission.

For information, contact:

JEDEC Solid State Technology Association 3103 North 10th Street Suite 240 South Arlington, VA 22201-2107

or refer to www.jedec.org under Standards-Documents/Copyright Information.

### **DDR4 PROTOCOL CHECKS**

#### Contents

|                                                         | Page |
|---------------------------------------------------------|------|
| Foreword                                                | ii   |
| Introduction                                            | ii   |
| 1 Scope                                                 | 1    |
| 2 Normative references                                  | 1    |
| 3 Terms and definitions                                 | 1    |
| 4 DDR4 Protocol Checks – Based on Timing Between Events | 2    |
| 5 DDR4 Protocol Checks – Based on Ordering of Events    | 8    |

#### Foreword

The intended use of this document is for the validation and debug of DDR4 based designs. This document contains protocol checks, sometimes referred to as memory access rules or protocol violations. These protocol checks can be implemented in simulation for pre-silicon verification or implemented in a protocol analyzer, logic analyzer, or oscilloscope for post silicon verification. The contained list of protocol checks is by no means the definitive list of protocol checks as other checks not contained in this list probably do exist.

This document was created by the JC-40.5 JEDEC Committee. This document is subservient to the JEDEC JESD79-4B DDR4 Specification and the SPD Specification, JESD 21-C Section Title: Annex L: Serial Presence Detect (SPD) for DDR4 SDRAM Modules.

#### **DDR4 PROTOCOL CHECKS**

(From JEDEC Board Ballot JCB-17-17, formulated under the cognizance of the JC-40.5 Subcommittee on Logic Validation and Verification.)

| 1 Scope |  |
|---------|--|
|---------|--|

This document contains a list of checks that can be used during the verification or debug stages of development to check that accesses to a DDR4 DRAM adhere to JESD79-4B. These checks are derived from JESD79-4B. The intent of this document is not to supplant the JESD79-4B document, but to help consolidate the checks into a single easy to read document. This document was not intended to indicate *how* a protocol check measurement would be made, but *what* measurement would be made. The how can differ based on the testing requirements or the equipment at hand. This document is not a definitive list as other DDR4 protocol checks do exist and can be added to this document during subsequent revisions.

#### 2 Normative reference

JESD79-4B, DDR4 SDRAM Standard.

#### **3** Terms and definitions

For the purposes of this document, the following terms and definitions are used in this document.

Symbol: A shorthand notation per JESD79-4B for the Parameter.

NOTE Where the cell is grayed out, there is no official JEDEC parameter currently defined. However the equation is defined.

**Parameter:** A text description from JESD79-4B describing the time between events targeting the DDR4 DRAM.

**Violation Criteria:** in formula format is derived from the JESD79-4B specification. This is the protocol check. It is written such that if the condition is satisfied the protocol check fails and a violation exists.

**Reference:** A guide to the reader of where to look in JESD79-4B for more information on this protocol check. By no means is the reference exhaustive as the Parameter may be listed in many places. This is meant to be a starting point for the reader.

Units: How the protocol check will be measured.

Notes: Guidance as to special cases that concern that particular check and can be found in JESD79-4B.

#### 4 DDR4 Protocol Checks – based on Timing between events

In general, the DDR4 specification details commands and the allowable time between those commands targeted to the DDR4 DRAM. Generally speaking, those commands cannot be too close or too far apart in time. A protocol check is the measurement to ensure that this is adhered to.

| Parameter                                                                                                     | Symbol | Violation Criteria (Formula)                                                                             | Reference                                                                                                                             | Units | Notes |
|---------------------------------------------------------------------------------------------------------------|--------|----------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-------|-------|
| Read to Read Same Bank<br>Group<br>Write to Write Same Bank<br>Group<br>MPR page x to MPR page                | tCCD_L | Measurement is less than tCCD_Lmin.<br>tCCD_Lmin = MAX(tCCD_L{nCK},<br>ROUNDUP((tCCD_L{ns}/tCK{ns})025)) | Table 14, Table<br>132, Table 133,<br>Figure 60, Figure<br>61, Section<br>4.10.3, 4.25.7                                              | nCK   | 1,4   |
| x (where x = 1,2 or 3)                                                                                        |        |                                                                                                          |                                                                                                                                       |       |       |
| Read to Read Different<br>Bank Group<br>Write to Write Different<br>Bank Group<br>MPR page 0 to MPR<br>page 0 | tCCD_S | Measurement is less than tCCD_Smin.                                                                      | Table 132, Table<br>133, Figure 60,<br>Figure 61, Figure<br>82, Figure 83,<br>Figure 117,<br>Figure 118,<br>Section 4.10.3,<br>4.25.7 | nCK   | 1     |
| Read to Write Same                                                                                            |        | Measurement is less than CL - CWL + RBL/2 +1tCK +                                                        | Section 4.25.6,                                                                                                                       | nCK   | 1,3   |
| Bank Group                                                                                                    |        | tWPRE                                                                                                    | Figure 84                                                                                                                             |       |       |
| Read to Write Different<br>Bank Group                                                                         |        |                                                                                                          |                                                                                                                                       |       |       |
| Write to Read Same<br>Bank Group                                                                              |        | Measurement is less than<br>CWL + WBL/2 + MAX(tWTR_L{nCK},<br>ROUNDUP((tWTR_L{ns}/tCK{nS})025))          | Section 4.25.6,<br>Table 132, Table<br>133, Figure 65                                                                                 | nCK   | 1,3,4 |
| Write to Read Different<br>Bank Group                                                                         |        | Measurement is less than<br>CWL + WBL/2 + MAX(tWTR_S{nCK},<br>ROUNDUP((tWTR_S{nS}/tCK{nS})025))          | Section 4.25.6,<br>Table 132 and<br>Table 133,<br>Figure 64                                                                           | nCK   | 1,3,4 |
| Activate to Activate Same<br>Bank Group                                                                       | tRRD_L | Measurement is less than tRRD_Lmin.<br>tRRD_Lmin = MAX(tRRD_L{nCK},<br>ROUNDUP((tRRD_L{ns}/tCK{nS})025)) | Table 132, Table<br>133, Figure 62                                                                                                    | nCK   | 1,2,4 |
| Activate to Activate<br>Different Bank Group                                                                  | tRRD_S | Measurement is less than tRRD_Smin.<br>tRRD_Smin = MAX(tRRD_S{nCK},<br>ROUNDUP((tRRD_S{ns}/tCK{ns})025)) | Table 132,133,<br>Figure 62                                                                                                           | nCK   | 1,2,4 |
| Greater than 4 Activate commands window                                                                       | tFAW   | Measurement is less than tFAWmin.<br>tFAWmin = MAX(tFAW{nCK},<br>ROUNDUP((tFAW{ns}/tCK{ns})025))         | Table 132, Table 133, Figure 63                                                                                                       | nCK   | 1,2,4 |

| Parameter                                                                                                                                                                                                                                   | Symbol  | Violation Criteria (Formula)                                                                                                                    | Reference                                                                                       | Units | Notes |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|-------|-------|
| READ to PRE or PREA to the same Bank                                                                                                                                                                                                        |         | Measurement is less than<br>MAX((tRTP{nCK}, ROUNDUP(tRTP{ns}/tCK{ns}))+ AL                                                                      | Section 4.24.3,<br>Figure 98,Figure<br>100 Table 132,<br>Table 133                              | nCK   | 1,3,7 |
| WR to PRE or PREA to the<br>same Bank<br>If both DM and CRC are<br>enabled                                                                                                                                                                  |         | Measurement is less than<br>WL + BL/2 + ROUNDUP((tWR{nS}/tCK{ns})025)<br>WL + BL/2 + MAX((tWR_CRC_DM{nCK},<br>ROUNDUP(tWR_CRC_DM{nS}/tCK{ns}))) | Figure 131, Section<br>4.25.5, Table 132,<br>Table 133                                          | nCK   | 1,3,7 |
| DLL locking time: DLL<br>Reset (MR0 b8) to any<br>command requiring a<br>locked DLL or CKE low.<br>Commands requiring a<br>locked DLL; RD, RDS4,<br>RDS8, RDA, RDAS4,<br>RDAS8                                                              | tDLLK   | Measurement is less than tDLLKmin.                                                                                                              | Table 14, Table<br>132, Table 133,<br>Section 3.3.1,<br>Section 4.27,<br>Figure 6               | nCK   | 1     |
| Mode Register Set<br>command cycle time: MRS<br>to MRS<br>Exceptions: Gear Down<br>Mode, C/A Parity Latency<br>Mode, Per DRAM<br>Addressability Mode,<br>VrefDQ training value,<br>mode and range, CS to<br>Command/Address Latency<br>Mode | tMRD    | Measurement is less than tMRDmin.                                                                                                               | Table 132, 133.<br>Figure 8,<br>Section 3.4.1                                                   | nCK   | 1     |
| Mode Register Command<br>update delay: MRS to non-<br>MRS Command or ODT<br>high<br>Exceptions are listed in<br>Note 2 Figure 9.                                                                                                            | tMOD    | Measurement is less than tMODmin.<br>tMOD = MAX(tMOD{nCK}, ROUNDUP(tMOD{ns}/tCK{ns}))                                                           | Table 132,133,<br>Section 3.4.1,<br>Figure 9, Figure 11<br>ODT reference<br>4.7.2 and Figure 15 | nCK   | 1,7   |
| Powerup and Reset<br>calibration time:<br>1st ZQCL after Reset Low<br>to High to any Command,<br>ODT high, or CKE Low                                                                                                                       | tZQinit | Measurement is less than tZQinitmin.                                                                                                            | Table 132, Table<br>133, Figure 6,<br>Figure 26                                                 | nCK   | 1     |
| Normal Operation full<br>calibration time:<br>All but the 1st ZQCL after<br>Reset Low to High to any<br>Command, ODT high, CKE<br>Low                                                                                                       | tZQoper | Measurement is less than tZQopermin.                                                                                                            | Table 132, Table<br>133, Figure 26                                                              | nCK   | 1     |
| Normal Operation short<br>calibration time:<br>Time from ZQCS to any<br>Command, ODT high, CKE<br>Low                                                                                                                                       | tZQCS   | Measurement is less than tZQCSmin.                                                                                                              | Table 132, Table<br>133, Section<br>4.12.1, Figure 26                                           | nCK   | 1     |

## JEDEC Publication No. 175 Page 4

| Parameter                                                                                                                                                                                                  | Symbol       | Violation Criteria (Formula)                                                                            | Reference                                                                                                                     | Units | Notes |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|---------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|-------|-------|
| RESET_n Low to High,<br>then CKE Low to High to a<br>valid Command                                                                                                                                         | tXPR         | Measurement is less than tXPRmin.<br>tXPRmin = MAX(tXPR{nCK},<br>ROUNDUP((tRFCmin+10{ns})/tCK{ns})025)) | Table 24, Table<br>132, Table 133,<br>Figure 6, 7, Section<br>3.3.1                                                           | nCK   | 1,4   |
| SRX to Commands not<br>requiring a locked DLL<br>Commands not requiring a<br>locked DLL: ACT, PRE,<br>PREA, REF, SRE,<br>PDE,WRITE<br>On Self-Refresh Exit<br>DESELECT commands<br>must be issued on every | tXS          | Measurement is less than tXSmin.<br>tXSmin = ROUNDUP((tRFCmin+10ns)/tCK{ns})025)                        | Table 24, Table<br>132 and Table 133,<br>Figure 11, Figure<br>12, Section 4.4.3<br>Section 4.4.2, 4.27<br>Note 8: Section 4.2 | nCK   | 1,4   |
| during the tXS period.                                                                                                                                                                                     | tXS_         | Measurement is less than tXS_ABORTmin.                                                                  | Table 24, Table                                                                                                               | nCK   | 1,4   |
| requiring a locked DLL in<br>self refresh ABORT<br>Commands not requiring a<br>locked DLL: ACT, PRE,<br>PREA, REF, SRE, PDE,<br>WRITE                                                                      | ABORT        | tXS_ABORTmin = ROUNDUP(((tRFC4+10ns)/tCK{ns})025)                                                       | 132 and Table 133,<br>Figure 11, Figure<br>12, Section 4.4.3<br>Section 4.4.2, 4.27                                           |       |       |
| Disable this check if MR4<br>A9 is not set (Disable Self<br>Refresh Abort)                                                                                                                                 |              |                                                                                                         | Section 3.5                                                                                                                   |       |       |
| SRX to ZQCL, ZQCS and MRS                                                                                                                                                                                  | tXS_<br>FAST | Measurement is less than tXS_FAST.<br>tXS_FASTmin = ROUNDUP((tRFC4+10ns)/tCK{ns})                       | Table 132 and<br>Table 133,<br>Section 4.4.2                                                                                  | nCK   | 1,7   |
| SRX to Commands<br>requiring a locked DLL,<br>READ or CKE Low or<br>ODT High<br>(synchronous ODT<br>Commands)                                                                                              | tXSDLL       | Measurement is less than tXSDLLmin<br>tXSDLL = tDLLK(min)                                               | Table 132 and<br>Table 133,<br>Section 4.27 #2,<br>Figure 146,<br>Note 8 Section 4.2                                          | nCK   | 1     |
| Exit Power Down with DLL<br>on to any valid<br>Command                                                                                                                                                     | tXP          | Measurement is less than tXPmin.<br>tXPmin = MAX(tXP{nCK}, ROUNDUP(tXP{ns})/tCK{ns})                    | Table 132 and<br>Table 133. Figure<br>45, Figure 46,<br>Figure 148, Table                                                     | nCK   | 1,7   |
| Exit Precharge Power<br>Down with DLL frozen to<br>commands not<br>requiring a locked DLL                                                                                                                  |              |                                                                                                         | 56<br>Table 132 and<br>Table 133                                                                                              |       |       |
| Exit Power Down to ODT<br>=1: MR5 A5=0 (ODT<br>enabled)                                                                                                                                                    |              |                                                                                                         | Figure 184                                                                                                                    |       |       |

| Parameter                                                                                                                         | Symbol       | Violation Criteria (Formula)                                                                      | Reference                                                                               | Units             | Notes |
|-----------------------------------------------------------------------------------------------------------------------------------|--------------|---------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|-------------------|-------|
| Even Parity is present on<br>PAR, ACT_n,<br>RAS_n/A16, CAS_n/A15,<br>WE_n/A14, BG0-BG1,<br>BA0-BA1, A17-A0, and<br>C0-C2 for 3DS. |              | ODD number of 1's present when Parity Enabled.                                                    | Section 2.7,<br>Table 13,                                                               | integer<br>number | 3     |
| Only when MR5 A2:0 is NOT 000                                                                                                     |              |                                                                                                   | Section 3.5                                                                             |                   |       |
| Only when DLL mode is enabled                                                                                                     |              |                                                                                                   | Section 4.5                                                                             |                   |       |
| Minimum CKE low width<br>for Self refresh entry to<br>exit timing                                                                 | tCKESR       | Measurement is less than tCKESRmin.<br>tCKESRmin = tCKEmin + 1nCK                                 | Table 132<br>and Table<br>133, Figure<br>146                                            | nCK               | 1     |
| This is the minimum<br>amount of time the<br>DRAM must stay in Self<br>Refresh                                                    |              |                                                                                                   | Section 4.27                                                                            |                   |       |
| CKE minimum pulse<br>width (low and high)                                                                                         | tCKE         | Measurement is less than tCKEmin.<br>tCKEmin = MAX(tCKE{nCK},<br>ROUNDUP(tCKE{ns})/tCK{ns}))      | Table 132<br>and Table<br>133 and Note<br>31 and Note<br>32. Figure<br>158              | nCK               | 1,7   |
| Power Down entry to exit timing minimum                                                                                           | tPDmin       | Measurement is less than tPDmin.<br>tPDmin = MAX(tCKE{nCK},<br>ROUNDUP(tCKE{ns})/tCK{ns}))        | Table 132<br>and Table<br>133. Figure<br>45, Figure<br>158                              | nCK               | 1,7   |
| Power Down entry to exit<br>timing maximum<br>ODT must be stable prior<br>to Power Down entry and<br>remain stable throughout     | tPDmax       | Measurement is greater than tPDmax.<br>tPDmax=Roundup (9*tREFI{ns})/tCK{ns})                      | Table 132<br>and Table<br>133. Figure<br>45, Figure<br>158<br>Figure 148,<br>Figure 149 | nCK               | 1,7   |
| Timing of ACT command to Power Down entry                                                                                         | tACTPDE<br>N | Measurement is less than tACTPDENmin.                                                             | Table 132<br>and 133,<br>Figure 155                                                     | nCK               | 1     |
| Timing of PRE or PREA<br>command to Power Down<br>entry                                                                           | tPRPDEN      | Measurement is less than tPRPDENmin.                                                              | Table 132<br>and 133.<br>Figure 156                                                     | nCK               | 1     |
| Timing of RD or RDA<br>command to Power Down<br>entry                                                                             | tRDPDEN      | Measurement is less than tRDPDENmin.<br>tRDPDENmin = RL + 4 + 1                                   | Table 132<br>and 133.<br>Figure 150                                                     | nCK               | 1     |
| Timing of WR command<br>to Power Down entry<br>(BL8OTF, BL8MRS,<br>BC4OTF)                                                        | tWRPDEN      | Measurement is less than tWRPDENmin.<br>tWRPDENmin = WL + 4 + ROUNDUP((tWR{ns}/tCK{ns})-<br>.025) | Table 132<br>and 133.<br>Figure 152                                                     | nCK               | 1,4   |

| Parameter                                                                                                                  | Symbol                       | Violation Criteria (Formula)                                                              | Reference                                                         | Units | Notes |
|----------------------------------------------------------------------------------------------------------------------------|------------------------------|-------------------------------------------------------------------------------------------|-------------------------------------------------------------------|-------|-------|
| Timing of WRA command<br>to Power Down entry<br>(BL8OTF, BL8MRS,<br>BC4OTF).<br>WR in clock cycles as<br>programmed in MR0 | tWRAPDEN                     | Measurement is less than tWRAPDENmin.<br>tWRAPDENmin = WL + 4 + WR + 1                    | Figure 151,<br>Table 132<br>and Table<br>133 Note 5               | nCK   | 1     |
| Timing of REF command to Power Down entry                                                                                  | tREFPDEN                     | Measurement is less than tREFPDENmin.<br>tREFPDENmin = tREFPDENmin                        | Table 132<br>and Table<br>133. Figure<br>154                      | nCK   | 1     |
| Timing of MRS command to Power Down entry                                                                                  | tMRSPDEN                     | Measurement is less than tMRSPDENmin.<br>tMRSPDENmin = tMOD(min)                          | Table 132<br>and Table<br>133. Figure<br>157                      | nCK   | 1     |
| Activate to PRE<br>command period<br>Minimum                                                                               | tRASmin                      | Measurement is less than tRASmin<br>tRASmin = ROUNDUP((tRASmin{ns}/tCK{ns})025)           | Tables 107-<br>113                                                | nCK   | 1,4   |
| Activate to PRE<br>command period<br>Maximum                                                                               | tRASmax                      | Measurement is greater than tRASmax<br>tRASmax = ROUNDUP(9*tREFI{ns}/tnCK{ns})            | Tables 107 -<br>113                                               | nCK   | 1,7   |
| ACT to Read or Write<br>Delay Time                                                                                         | tRCD                         | Measurement is less than tRCD<br>tRCD = ROUNDUP((tRCD{ns}/tCK{ns})025)                    | Tables 107 -<br>113                                               | nCK   | 1,4   |
| ACT to ACT or REF command period                                                                                           | tRC                          | Measurement is less than tRC<br>tRC = ROUNDUP((tRC{ns}/tCK{ns})025)                       | Tables 107 -<br>113                                               | nCK   | 1,4   |
| REF to a non-Deselect<br>Command                                                                                           | tRFC1,<br>tRFC2,<br>tRFC4    | Measurement is less than tRFCxmin<br>tRFCx = ROUNDUP((tRFCx{ns}/tCK{ns})025)              | Section 4.26,<br>4.9.2, Table<br>24, 132, 133.<br>Figure 143      | nCK   | 1,5,4 |
| Average Refresh Interval                                                                                                   | tREFI1,<br>tREFI2,<br>tREFI4 | Measurement equal or less than tREFIx measured over 8192 intervals with a rolling window. | Section<br>4.8.1, 4.8.2,<br>4.9.1,4.9.2,<br>4.26. Table<br>24,131 | nCK   | 1,6,7 |
| Maximum time between<br>Refreshes                                                                                          | tREFI max                    | Measurement equal or less than 9*tREFI.                                                   | Table 24,131<br>Section 4.26,<br>Figure 143                       | nCK   | 5,6,7 |
| Timing of a WR<br>command to Power Down<br>Entry (BC4MRS)                                                                  | tWRPBC4D<br>EN               | Measurement is less than tWRPBC4DEN.<br>tWRPBC4DEN = WL + 2 + ROUNDUP((tWR/tCK)025)       | Table<br>132,133                                                  | nCK   | 1,4   |
| Timing of a WRA<br>command to Power Down<br>Entry (BC4MRS)                                                                 | tWRAPBC4<br>DEN              | Measurement is less than tWRAPBC4DEN.<br>tWRAPBC4DEN = WL + 2+ WR + 1                     | Table<br>132,133                                                  | nCK   | 1     |

| Parameter                                                                                                                                                                                                                                                                                                                                                    | Symbol | Violation Criteria (Formula)                                                                 | Reference                                                                   | Units | Notes   |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|-------|---------|
| PRE or PREA to ACT,<br>ZQCS, ZQCL, MRS,<br>REF, SRE                                                                                                                                                                                                                                                                                                          | tRP    | Measurement is less than tRP<br>tRP = ROUNDUP((tRP{ns}/tCK{ns})025)                          | 4.12.1, 4.23, 4.26,<br>4.27, Figure 18, 21,<br>23, 98-102. Table<br>107-113 | nCK   | 1,4     |
| RDA to ACT same Bank,<br>ZQCS,ZQCL,MRS,REF,<br>SRE same Rank<br>Command Timing                                                                                                                                                                                                                                                                               |        | Measurement is less than<br>AL+ ROUNDUP(tRTP{ns}/tCK{ns}) +<br>ROUNDUP((tRP{ns}/tCK{ns})025) | Figure 102, Table<br>132, 133                                               | nCK   | 1,3,4,7 |
| WRA to ACT in Same<br>Bank WRA to ZQCS,<br>ZQCL, MRS, REF, SRE<br>in Same Rank                                                                                                                                                                                                                                                                               |        | Measurement is less than<br>WL+ BL/2+ WR+ROUNDUP((tRP/tCK)-0.025)                            | Section 3.5. Table<br>132,133. Figure<br>134,133                            | nCK   | 1,3,4   |
| Command Pass disable<br>delay (delay time after<br>SRE and PDE for DRAM<br>to block input signals)<br>ODT during tCPDED                                                                                                                                                                                                                                      | tCPDED | Measurement is not equal to all DES commands during tCPDED.<br>ODT not stable during tCPDED  | Table 132-133.<br>Section 4.28.1.<br>Figure 45, 50, 148,<br>146, 183        | nCK   | 1       |
| Minimum ODT assertion time BC4 (Fixed)                                                                                                                                                                                                                                                                                                                       | ODTH4  | ODT minimum assertion time is less than ODTH4.                                               | Section 5.2.2, Table<br>75, Figure 177                                      | nCK   |         |
| Minimum ODT assertion time BC8, BC4 (OTF)                                                                                                                                                                                                                                                                                                                    | ODTH8  | ODT minimum assertion time is less than ODTH8.                                               | Section 5.2.2, Table<br>75, Figure 177                                      | nCK   |         |
| <ul> <li>NOTE 1 For the appropriate Speed Bin.</li> <li>NOTE 2 Based on Page Size: 2K, 1K, 1/2K.</li> <li>NOTE 3 Gray colored indicates symbol not found in JEDEC document.</li> <li>NOTE 4 The 2.5 % Rounding Algorithm was passed in March of 2016 and applies only to those parameters stored in the SPD.</li> <li>NOTE 5 Varies with Density.</li> </ul> |        |                                                                                              |                                                                             |       |         |

NOTE 6 Dependent on Operating Temperature.

NOTE 7 This Roundup is a simple roundup without a guardband.

#### 5 DDR4 Protocol Checks – Based on Ordering of Events

In general, the DDR4 specification details commands and their allowable order relative to other commands. A protocol check is the measurement to ensure that this is adhered to. This Protocol Checks chart gives the following information:

| Parameter                                 | Symbol       | Violation Criteria (Formula)                               | Reference                 | Units | Notes |
|-------------------------------------------|--------------|------------------------------------------------------------|---------------------------|-------|-------|
| Read or Write to an<br>Inactive Bank      |              | Read or Write to a closed or inactive Bank                 | Section 3.1, 3.2,<br>4.22 |       | 1     |
| Refresh to an Active<br>Bank              |              | All Banks must be Precharged or<br>closed prior to REFRESH | Section 3.1, 4.26         |       | 1     |
| Activate to an Active bank                |              | ACTIVATE Command to an Active Bank                         | Section 3.1, 4.22         |       | 1     |
| MRS with an Active<br>Bank                |              | MRS Command with an ACTIVE<br>Bank                         | Section 3.1               |       | 1     |
| Self Refresh Entry<br>with an Active Bank |              | Self Refresh Entry with an ACTIVE Bank                     | Section 4.2, 3.1          |       | 1     |
| ZQCS or ZQCL with an Active bank          |              | ZQCS or ZQCL Command with an ACTIVE Bank                   | Section 3.1, 4.12.1       |       | 1     |
| NOTE 1 These are Orde                     | ring Checks. |                                                            |                           |       |       |



#### Standard Improvement Form

JEDEC \_\_\_\_\_

The purpose of this form is to provide the Technical Committees of JEDEC with input from the industry regarding usage of the subject standard. Individuals or companies are invited to submit comments to JEDEC. All comments will be collected and dispersed to the appropriate committee(s).

If you can provide input, please complete this form and return to:

| JEDEC<br>Attn: Publications Department<br>3103 North 10 <sup>th</sup> Street<br>Suite 240 South<br>Arlington, VA 22201-2107 | Fax: 703.907.7583 |
|-----------------------------------------------------------------------------------------------------------------------------|-------------------|
| I recommend changes to the following:     Requirement, clause number                                                        |                   |
| Test method number                                                                                                          | Clause number     |
| The referenced clause number has proven to be:                                                                              |                   |
| Other                                                                                                                       |                   |
| 2. Recommendations for correction:                                                                                          |                   |
|                                                                                                                             |                   |
|                                                                                                                             |                   |
|                                                                                                                             |                   |
| 3. Other suggestions for document improvement:                                                                              |                   |
|                                                                                                                             |                   |
|                                                                                                                             |                   |
|                                                                                                                             |                   |
| Submitted by                                                                                                                |                   |
| Name:                                                                                                                       | Phone:            |
| Company:                                                                                                                    | E-mail:           |
| Address:                                                                                                                    |                   |
| City/State/Zip:                                                                                                             | Date:             |

